#### Task:

Build a dynamic traffic light controller for a 4-way intersection that adapts to the flow in traffic.

# Selected Methodology:

Following are the attributes of the selected Model:

- Traffic signals turns: North -> East -> South -> West -> North
- Every traffic signal sequence of working: RED -> RED-YELLOW -> GREEN -> YELLOW -> RED
- Adaptive traffic signal using sensors: sensor\_north, sensor\_south, reset.

| Reset | Sensor<br>north | Sensor<br>south | North<br>traffic       | East<br>traffic     | South<br>traffic | West traffic | timing |
|-------|-----------------|-----------------|------------------------|---------------------|------------------|--------------|--------|
| 0     | 0               | 0               | Always RED working RED |                     | working          | 5 secs       |        |
| 0     | 0               | 1               | Always<br>RED          | i working i working |                  | working      | 3 secs |
| 0     | 1               | 0               | working                | working             | Always<br>RED    | working      | 3secs  |
| 0     | 1               | 1               | working                | working             | working          | working      | 2secs  |
| 1     | Х               | х               | Always<br>RED          | working             | Always<br>RED    | Always RED   |        |

Figure no. 1 State table of designed System

• Adaptive timings are:

Red-Yellow  $\rightarrow$  Green 1 secs

Green  $\rightarrow$  Yellow (timing -1) secs

 $\begin{array}{ll} {\sf Yellow} \to {\sf Red} & 1 \ \textit{secs} \\ {\sf Red} \to {\sf Red-Yellow} & {\sf on call} \end{array}$ 

#### State Machine:



Figure no. 2 Moore FSM of designed System

## **Outputs:**

FSM is **Moore FSM** because output only depending upon the present state.

| States | North Traffic |   |   | South Traffic |   |   | East Traffic |   |   | West Traffic |   |   |
|--------|---------------|---|---|---------------|---|---|--------------|---|---|--------------|---|---|
|        | R             | Υ | G | R             | Υ | G | R            | Υ | G | R            | Υ | G |
| E      | 1             | 0 | 0 | 1             | 0 | 0 | 0            | 0 | 1 | 1            | 0 | 0 |
| ES     | 1             | 0 | 0 | 1             | 1 | 0 | 0            | 1 | 0 | 1            | 0 | 0 |
| EW     | 1             | 0 | 0 | 1             | 0 | 0 | 0            | 1 | 0 | 1            | 1 | 0 |
| S      | 1             | 0 | 0 | 0             | 0 | 1 | 1            | 0 | 0 | 1            | 0 | 0 |
| SW     | 1             | 0 | 0 | 0             | 1 | 0 | 1            | 0 | 0 | 1            | 1 | 0 |
| W      | 1             | 0 | 0 | 1             | 0 | 0 | 1            | 0 | 0 | 0            | 0 | 1 |
| WE     | 1             | 0 | 0 | 1             | 0 | 0 | 1            | 1 | 0 | 0            | 1 | 0 |
| WN     | 1             | 1 | 0 | 1             | 0 | 0 | 1            | 0 | 0 | 0            | 1 | 0 |
| N      | 0             | 0 | 1 | 1             | 0 | 0 | 1            | 0 | 0 | 1            | 0 | 0 |
| NE     | 0             | 1 | 0 | 1             | 0 | 0 | 1            | 1 | 0 | 1            | 0 | 0 |

# Verilog Code:

## Traffic.v

```
`timescale 1ns / 1ps
// Company: SEECS, NUST
// Engineer: Saad Iqbal, Noor Muhammad Malik, Tayyab Hassan
// Create Date:
                13:46:47 11/11/2017
// Design Name: Adaptive Traffic Control
// Module Name:
                Traffic
// Project Name:
// Target Devices: Virtex-5 ML-507 Board
// Tool versions:
// Description:
// Dependencies: one sec clk.v
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module Traffic(clk,
                        reset,
                        sensor north,
                        sensor south,
                        North LEDs,
                        East LEDs,
                        South LEDs,
                        West LEDs
                        );
     input
                             clk, reset, sensor north,
sensor south;
     output reg [2:0] North LEDs, East LEDs, South LEDs, West LEDs;
                        T1 = 4'd2, T2 = 4'd2, T3 = 4'd4, T4 = 4'd8;
    parameter
                        E = 4'b0000, ES = 4'b0001, EW = 4'b0010,
     parameter
     S = 4'b0011, SW = 4'b0100;
                        W = 4'b0101, WN = 4'b0110, WE = 4'b0111,
    parameter
    N = 4'b1000, NE = 4'b1001;
                        C1 = 3'b100, C2 = 3'b110, C3 = 3'b010,
    parameter
    C4 = 3'b001;
                    [3:0] p state = 4'b0000, n state = 4'b0001;
    reg
    wire
                             clk p5s;
                             clk adapt = 0;
     req
                             transition = 0;
     reg
                    [3:0] require delay;
    req
                    [3:0] count = 4'b0001;
    reg
     assign
                             reset n = ~reset;
//measuring current required delay
     always @(sensor north, sensor south, transition)
     begin
         if (transition)
```

```
require delay = T1;
           else if (sensor north & sensor south)
                 require delay = T2;
           else if (!sensor north & !sensor south)
                 require delay = T4;
           else
                 require delay = T3;
     end
//obtaining 0.5 sec clock
     pone sec clk clock1 (.clk in
                                        (clk),
                                           .clk out (clk p5s)
                                          );
//obtaining adaptive delay clock
     always @(posedge clk p5s, negedge reset n)
     begin
           if (reset n == 0)
           begin
                 count <= 4'd1;
                 clk adapt <= 0;</pre>
           end
           else
           begin
                 if (count == require delay)
                 begin
                       count <= 4'd1;
                       clk adapt <= 1;
                 end
                 else
                 begin
                       count <= count + 4'd1;</pre>
                       clk adapt <= 0 ;
                 end
           end
     end
//obtaining current state and transition bit value
     always @(sensor north, sensor south, p state)
     begin
           case (p state)
                 E:
                 begin
                       if (sensor south)
                       begin
                            n state = ES;
                             transition = 0;
                       end
                       else
                       begin
                             n state = EW;
                             transition = 0;
                       end
                 end
                 ES:
```

```
begin
    n state = S;
     transition = 1;
end
EW:
begin
    n state = W;
    transition = 1;
end
S:
begin
    n state = SW;
    transition = 0;
end
SW:
begin
    n_state = W;
     transition = 1;
end
W:
begin
     if (sensor_north)
     begin
        n_state = WN;
          transition = 0;
     end
     else
     begin
         n state = WE;
          transition = 0;
     end
end
WN:
begin
    n state = N;
    transition = 1;
end
WE:
begin
    n state = E;
     transition = 1;
end
N:
begin
    n state = NE;
     transition = 0;
end
NE:
begin
    n state = E;
     transition = 1;
end
default:
begin
     n state = E;
     transition = 0;
```

```
end
           endcase
     end
//assigning value to present state with async reset
     always @(posedge clk_adapt, negedge reset_n)
     begin
           if (reset n==0)
                 p_state <= E;</pre>
           else
                p state <= n state;</pre>
     end
//assign output depending upon p state
     always @(p_state)
     begin
           case (p_state)
                 E:
                 begin
                      North LEDs = C1;
                       East LEDs = C4;
                       South LEDs = C1;
                       West LEDs = C1;
                 end
                 ES:
                 begin
                      North LEDs = C1;
                       East LEDs = C3;
                       South LEDs = C2;
                       West LEDs = C1;
                 end
                 EW:
                 begin
                       North LEDs = C1;
                       East LEDs = C3;
                       South LEDs = C1;
                       West LEDs = C2;
                 end
                 S:
                 begin
                       North LEDs = C1;
                       East LEDs = C1;
                       South LEDs = C4;
                       West LEDs = C1;
                 end
                 SW:
                 begin
                       North LEDs = C1;
                       East LEDs = C1;
                       South LEDs = C3;
                       West LEDs = C2;
                 end
                 W:
                 begin
                       North LEDs = C1;
                       East LEDs = C1;
```

```
South LEDs = C1;
                      West LEDs = C4;
                 end
                 WN:
                 begin
                      North LEDs = C2;
                      East LEDs = C1;
                      South LEDs = C1;
                      West LEDs = C3;
                 end
                 WE:
                 begin
                      North LEDs = C1;
                      East LEDs = C2;
                      South LEDs = C1;
                      West LEDs = C3;
                 end
                 N:
                 begin
                      North LEDs = C4;
                      East LEDs = C1;
                      South LEDs = C1;
                      West LEDs = C1;
                 end
                 NE:
                 begin
                      North LEDs = C3;
                      East LEDs = C2;
                      South LEDs = C1;
                      West LEDs = C1;
                 end
                 default:
                 begin
                      North LEDs = C1;
                      East LEDs = C4;
                      South LEDs = C1;
                      West LEDs = C1;
                 end
           endcase
     end
endmodule
```

## pone\_sec\_clk.v

```
// Target Devices: Virtex-5 ML-507
// Tool versions:
// Description: Generate 1Hz clk from 100 MHz source
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module pone sec clk(clk in,
                              clk out
                              );
     input
                   clk in;
                   clk out = 0;
     output reg
     reg [26:0] clk reg = 27'd0;
//obtain clk out of 0.5 second period
//clk in is 100MHz
     always @(posedge clk in)
     begin
         if(clk reg == 27'd50000000)
         begin
              clk out <= 1;
              clk reg <= 27'd1;
         end
         else
         begin
              clk reg <= clk reg+ 27'd1;</pre>
              clk out <= 0;
         end
     end
endmodule
```

## **Traffic.ucf**

```
# PlanAhead Generated physical constraints

NET "clk" LOC = AH15;
NET "reset" LOC = AJ6;
NET "sensor_north" LOC = U8;
NET "sensor_south" LOC = V8;

NET "East_LEDs[0]" LOC = H18;
NET "East_LEDs[1]" LOC = L18;
NET "East_LEDs[2]" LOC = G15;
NET "North_LEDs[0]" LOC = AF13;
NET "North_LEDs[1]" LOC = AG23;
NET "North_LEDs[2]" LOC = AG12;
NET "South_LEDs[0]" LOC = AD26;
NET "South_LEDs[1]" LOC = G16;
```

```
NET "South_LEDs[2]" LOC = AD25;
NET "West_LEDs[0]" LOC = AD24;
NET "West_LEDs[1]" LOC = AE24;
NET "West_LEDs[2]" LOC = AF23;
```

## TEST BENCH for the designed system:

NOTE: before running test bench, pone\_sec\_clk.v one line should change as:

if(clk\_reg == 27'd50000000) changed to if(clk\_reg == 27'd5)

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date:
               17:58:16 11/11/2017
// Design Name:
               Traffic
// Module Name:
               C:/Users/IQBAL/Documents/Xilinx/Lab 7/test.v
// Project Name: Lab 7
// Target Device:
// Tool versions:
// Description:
//
// Verilog Test Fixture created by ISE for module: Traffic
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module test;
    // Inputs
    reg clk;
    reg reset;
    reg sensor north;
    req sensor south;
    // Outputs
    wire [2:0] North LEDs;
    wire [2:0] East LEDs;
    wire [2:0] South LEDs;
    wire [2:0] West LEDs;
    // Instantiate the Unit Under Test (UUT)
    Traffic uut (
         .clk(clk),
         .reset(reset),
         .sensor north(sensor north),
         .sensor south (sensor south),
         .North LEDs (North LEDs),
         .East LEDs (East LEDs),
         .South LEDs (South LEDs),
```

```
.West LEDs (West LEDs)
     );
     initial begin
          // Initialize Inputs
          clk = 0;
          reset = 0; sensor north = 0; sensor south = 0;
     #200;
          reset = 1; sensor north = 0;
                                          sensor south = 0;
     #200;
          reset = 0; sensor north = 1;
                                          sensor south = 0;
     #200;
          reset = 0; sensor north = 1; sensor south = 1;
     #200;
          reset = 0; sensor north = 0; sensor south = 1;
     #200;
          reset = 0; sensor north = 0;
                                          sensor south = 0;
     #200;
          reset = 1; sensor north = 0;
                                           sensor south = 0;
     #200;
          reset = 0; sensor north = 0;
                                          sensor south = 1;
     #200;
          reset = 0; sensor north = 1; sensor south = 0;
     #200;
          reset = 0; sensor north = 1; sensor south = 1;
     #200;
     always #1 clk=~clk;
endmodule
```

#### Verification of Circuit on ModelSim:



Figure no. 3 Verification of Circuit on ModelSim

#### RTL Circuit diagram:



Figure no. 4 RTL Circuit Diagram

#### **Significance of using FPGA:**

Explain how FPGAs differ from your standard microcontrollers?

Designing for an FPGA requires a Hardware Description Language (HDL). HDLs are absolutely nothing at all like C. FPGA is parallel whereas microcontroller executes the program line by line. FPGAs focus way more on parallel execution. Sometimes you have to worry about how long your MCU's ISR takes to service the interrupt, and whether you'll be able to achieve your hard-real-time limits. However, an in FPGA there are lots of Finite State Machines (FSM) running all the time.

Cons: (reference to 8051)

Price of FPGA is high, Difficult to understand and nothing like C.

Pros: (reference to 8051)

Real-time, many FSM at a time and Close to hardware.